

# PCI Express-compliant High speed Up/Down Counter (Low Profile)

#### CNT-3204MT-LPE



Drive Library [API-PAC]: Included

CNT-3204MT-LPE is a PCI Express bus-compliant interface board for counting the pulses input from the external device.

The 32 bit up-and-down counter could have four channels and up to 10MHz maximum high speed pulse input. Moreover, it can be used to connect a rotary encoder and a linear scale, etc.

The pulse signal inputting interface is non-isolated LVTTL-level input that can input pulse signals at high speed. The application for this board can transfer data between the board and the PC at high speed using PCI bus mastering.

This product supports a Low Profile size slot and, if replaced with the supplied bracket, supports a standard size slot, too.

With the included API function library package [API-PAC(W32)], you can create Windows application software for this board in your favorite programming language supporting Win32 API functions, such as Visual Basic and Visual C++.



## **Features**

- Contains four channels 32 bit up/down counter, up to 10MHz pulse signal input (non-isolated LVTTL level) The minimum distinguishable phase of two-phase input is 25nsec.
- Capable of counting two-phase signals from devices like rotary encoders or linear scale
- Each channel has one control signal input (counter start/stop, pre-set)
- With the bus master transfer feature, count values sampling is available with 20MHz max sampling rate (when using internal clock)
- When the count value matches to an arbitrary predefined value, CNT-3204MT-LPE can be used for interruption, external signal output, count value presetting/zero-clearing
- Can be converted into differential input interface by using differential input terminal (CTP-4D) and a connecting cable (CNT-68M/50M) both of which are sold separately
- Compatible with Low profile-size slot and standard size-slot (Bracket is included)
- Contains same functions as PCI board CNT32-4MT(LPCI) and CardBus CNT32-4MT(CB)
- Connector pin assignment to connect I/O signal is compatible with CNT32-4MT(LPCI) and CNT32-4MT(CB)

## **Supported Software**

#### Driver Software Package API-PAC(W32) (Included)

API-PAC(W32) is the library software that provides the commands for CONTEC hardware products in the form of Windows standard Win32 API functions (DLL). It makes it easy to create high-speed application software taking advantage of the CONTEC hardware using various programming languages that support Win32 API functions, such as Visual Basic and Visual C++.

This driver can also be used by the installed diagnosis program to check hardware operations. CONTEC provides download services (at http://www.contec.com/apipac/) to supply the updated drivers and differential files.

For details, read Help on the bundled CD-ROM or visit the CONTEC Web site.

#### < Operating environment >

OS: Windows XP, Server 2003, 2000

Language: Visual C++ .NET, Visual C# .NET, Visual Basic .NET, Visual Basic C++, Visual Basic, Delphi, C++Builder etc.



## Specification

| Item                      | Specification                                                                                          |
|---------------------------|--------------------------------------------------------------------------------------------------------|
| Input                     |                                                                                                        |
| Counter                   |                                                                                                        |
| Channel count             | 4 channels                                                                                             |
| Charmer count             | Up/down counting                                                                                       |
| Count system              | (2-phase/Single-phase/Single-phase                                                                     |
|                           | Input with Gate Control Attached)                                                                      |
| Max. count                | FFFFFFh(binary data, 32Bit)                                                                            |
|                           |                                                                                                        |
| Input type                | Unisolated LVTTL level input Phase-A/UP 1 x 4 channels                                                 |
| Input signal              | Phase-A/OP 1 x 4 channels Phase-B/DOWN 1 x 4 channels Phase-Z/CLR 1 x 4 channels                       |
| Response frequency        | 10MHz 50% duty                                                                                         |
| Digital filter            | 0.1µsec - 1.6384msec or not used (can be independently set for each channel.)                          |
| Timer                     | 1msec - 6553msec 1msec unit                                                                            |
| Counter                   |                                                                                                        |
| start trigger             | Software/External start input/Sampling start trigger                                                   |
| Counter<br>stop trigger   | Software/External stop input/Sampling stop trigger                                                     |
|                           |                                                                                                        |
| Sampling                  | Г                                                                                                      |
| Sampling<br>start trigger | Software/External start input/Count match                                                              |
| Sampling                  | Software/ External stop input/ Specification number/Bus                                                |
| stop trigger              | master transfer error/Count match                                                                      |
| Sampling clock            | Sampling timer/External clock input                                                                    |
| Sampling timer            | 50nsec - 107sec 25nsec unit (can not be independently set for each channel.)                           |
| External                  | ,                                                                                                      |
| sampling start            | Unisolated LVTTL level input                                                                           |
| signal                    | (Select Rise or Fall)                                                                                  |
| External                  | Uniceleted IV/TTI Jovediens                                                                            |
| sampling stop             | Unisolated LVTTL level input<br>(Select Rise or Fall)                                                  |
| signal                    | (Select Nise of Fall)                                                                                  |
| External                  |                                                                                                        |
|                           | Unisolated LVTTL level input (Fall)                                                                    |
| signal                    |                                                                                                        |
| Response frequency        | 10MHz 50% duty                                                                                         |
| Input                     |                                                                                                        |
| Control                   |                                                                                                        |
| Control                   |                                                                                                        |
| input signal              | Unisolated LVTTL level input                                                                           |
| type                      | ·                                                                                                      |
| Control                   | 1 x 4 channels                                                                                         |
| input channel             |                                                                                                        |
|                           | - Preset (Select Rise or Fall)                                                                         |
| Control input signal      | - Zero-clear (Select Rise or Fall)                                                                     |
|                           | - Counter start/stop (Select Rise or Fall)                                                             |
|                           | - General-purpose input (positive logic) Software-selected from among the above four options           |
| Pesponso timo             | 9 1                                                                                                    |
| Response time             | i ; ;                                                                                                  |
| Interrupt event           | Count match (8 points), Counter error (2 points), Sampling factor (6 points), Carry/Borrow (1 points), |
|                           | Timer (1 points)                                                                                       |

## **Dimension**



The standard outside dimension (L) is the distance from the end of the board to the outer surface of the slot cover.

| Item                                       | Specification                                                                                                                                                                                                                                                                                                                                             |  |  |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Output                                     |                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Control                                    |                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Control                                    | Unisolated LVTTL level output                                                                                                                                                                                                                                                                                                                             |  |  |
| output signal type                         | Offisolated EV FTE level output                                                                                                                                                                                                                                                                                                                           |  |  |
| Control output channel                     | 1 x 4 channels                                                                                                                                                                                                                                                                                                                                            |  |  |
| Control output signal                      | - Count match 0 output(one-shot pulse output) - Count match 1 output(one-shot pulse output) - Digital filter error output(one-shot pulse output) - Abnormal input error output(one-shot pulse output) - General-purpose output(Level output) Software-selected from among the above five options (Positive/negative logic is selected with the software.) |  |  |
| One shot output signal amplitude           | Selected between 10µsec, 100µsec, 1msec, 10msec and 100 msec (Can be set for each channel, within precision + 1µsec)                                                                                                                                                                                                                                      |  |  |
| Response time                              | 100nsec (Max.)                                                                                                                                                                                                                                                                                                                                            |  |  |
| Rated output current                       | I <sub>OL</sub> =8mA(Max.) I <sub>OH</sub> =-8mA(Max.)                                                                                                                                                                                                                                                                                                    |  |  |
| Test pulse                                 |                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Test pulse                                 | Unisolated LVTTL level output                                                                                                                                                                                                                                                                                                                             |  |  |
| output signal type Test pulse output point | One for each of phases-A and B                                                                                                                                                                                                                                                                                                                            |  |  |
| Output frequency                           | 100kHz fixed                                                                                                                                                                                                                                                                                                                                              |  |  |
| Sampling                                   |                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Sampling                                   | Unisolated LVTTL level output                                                                                                                                                                                                                                                                                                                             |  |  |
| output signal type                         | ,                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Output point                               | Sampling start trigger, sampling stop trigger,<br>Sampling clock trigger 1 point each                                                                                                                                                                                                                                                                     |  |  |
| One-shot output signal width               | Negative logic 100nsec width (fixed)                                                                                                                                                                                                                                                                                                                      |  |  |
| Response speed                             | 100nsec (Max.)                                                                                                                                                                                                                                                                                                                                            |  |  |
| Rated output current                       | $I_{OL} = 8mA(Max.)$ $I_{OH} = -8mA(Max.)$                                                                                                                                                                                                                                                                                                                |  |  |
| Bus master                                 |                                                                                                                                                                                                                                                                                                                                                           |  |  |
| DMA channel                                | 1 channel                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Transfer bus width                         | 32-Bit width                                                                                                                                                                                                                                                                                                                                              |  |  |
| Transfer data length                       | 8 PCI Words length (Max.)                                                                                                                                                                                                                                                                                                                                 |  |  |
| Transfer rate                              | 80MB/sec (Max.133MB/sec)                                                                                                                                                                                                                                                                                                                                  |  |  |
| FIFO                                       | 1K-DWord                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Scatter/Gather function                    | 64MB                                                                                                                                                                                                                                                                                                                                                      |  |  |
| Interrupt event                            | Bus master event (7 points)                                                                                                                                                                                                                                                                                                                               |  |  |
| Common                                     |                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Max. board count for connection            | 16 boards including the master board                                                                                                                                                                                                                                                                                                                      |  |  |
| I/O address                                | Occupies 2 locations, any 32-bytets and 64-byte boundary                                                                                                                                                                                                                                                                                                  |  |  |
| Power consumption                          | 3.3VDC 450mA                                                                                                                                                                                                                                                                                                                                              |  |  |
| Operating condition                        | 0 - 50°C, 10 - 90%RH (No condensation)                                                                                                                                                                                                                                                                                                                    |  |  |
| Bus specification                          | PCI Express Base Specification Rev. 1.0a x1                                                                                                                                                                                                                                                                                                               |  |  |
| Dimension (mm)                             | 121.69(L) x 67.90(H)                                                                                                                                                                                                                                                                                                                                      |  |  |
| Connector used                             | 68 pin 0.8mm pitch connector<br>HDRA-E68LFDT+[HONDA TSUSHIN KOGYO<br>CO., LTD.] or equivalent to it                                                                                                                                                                                                                                                       |  |  |
| Weight                                     | 60g                                                                                                                                                                                                                                                                                                                                                       |  |  |



## **Packing List**

- Board [CNT-3204MT-LPE] ...1
- First step guide ...1
- CD-ROM \*1 [API-PAC(W32)] ...1
- Standard-sized bracket ...1

\*1 : The CD-ROM contains the driver software and User's Guide.



## **Optional Cable & Connector**

Shielded cable for CardBus counter input card : CNT-68M/50M (0.5m)

Shielded cable with single connector for 68-pin 0.8mm pitch connector: PCA68PS-0.5P (0.5m)

PCA68PS-1.5P (1.5m)

## **Accessories**

Termination Panel with Differential Receivers for Counter Input: CTP-4D \*1 Screw Terminal (M3 x 50P) : EPD-50A \*1

\*1 CNT-68M/50M optional cable is required separately.



## **Connector Wiring**

#### Connector shape and optional cable connection

The on-board interface connector (CN1) is used when connecting this product and the external devices.



\*Connection example of this product, external device and optional cables (CNT-68M/50M or PCA68PS-\*\*P)



#### **Connector Pin Assignment**

Pin Assignments of Interface Connector (CN1)



- The control input can serve as the general-input, counter start / stop, preset and zero-clear.
- \*2 \*3 The control output can serve as the general-output, count match, abnormal input error and figital filter error.

Supply-capable current is 500mA (Max.).



Signal assignment with the CNT-68M/50M used (50-pin connector side)



- \*1 The control input can serve as the general-input, counter start / stop, preset and zero-clear.
- \*2 The control output can serve as the general-output, count match, abnormal input error and figital filter error.
- \*3 Supply-capable current is 500mA (Max.).

## **How to Connect the Counter Input Signals**

You can connect to a rotary encoder or linear scale with a TTL level output circuit, or to an open-collector output circuit. The signal must be an LVTTL level input and can be up to 10MHz.

As pull-up resistors are provided on the board, connect the pull-up voltage (3.3V - 5.5V max.) to the pull-up pins if connecting to an open collector output circuit/TTL output circuit. (If using 3.3V, connect to the VCC pin on the board.) Not connecting the pull-up voltage may affect the counter input channel left unconnected.

For a two-phase input, connect both phase A and phase B. For a single phase input, connect to either phase A or phase B. If not using the Z phase, this does not need to be connected.

#### Remarks

The pull-up pins are PUP1 (pin 32 \*1) for the counter input signal and PUP2 (pin 66 \*1) for the control input signal.

PUP1 (pin 32): Pull-up for A, B, and Z phase input signal (A0, B0, Z0, A1, B1, Z1, A2, B2, Z2, A3, B3, Z3).

PUP2 (pin 66): Pull-up for the control input signals and for the sampling input signals (DI0, DI1, DI2, DI3, CLKIN, STARTIN, STOPIN).

\*1: Connector pin number on the board.

#### **Example: Connection to Counter Input Circuit**

Connection pulled up with external 5-V power (Counter Input)



\*1: The pull-up pins are PUP1 for the counter input signal and PUP2 for the control input signal.

## Input signal



 $tp_{WH}: \mbox{ High-level count input pulse width 50nsec (Min.)} \\ tp_{WL}: \mbox{ Low-level count input pulse width 50nsec (Min.)}$ 

Connection pulled up with internal 3.3-V output power (Counter Input)



\*1: The pull-up pins are PUP1 for the counter input signal and PUP2 for the control input signal.

## **A** CAUTION

- The connection cable length should be within 1.5 m.
- To prevent noise from causing a malfunction, arrange the connection cable as away from any other signal conductor or noise source as possible.



## How to Connect the Control Signal I/O

#### Connection of the control input

The control input signals consist of one pin per channel that can be selected as the channel's counter start/stop or preset, and one pin per board that can be used as the start, stop, and clock for sampling. The signals are LVTTL-level (3.3V) inputs.

As pull-up resistors ( $10 \text{K}\Omega$ ) are provided on the board, connect the pull-up voltage (3.0 V - 5.5 V max.) to the pull-up pins if connecting to an open collector output circuit/TTL output circuit. (If using 3.3 V, connect to the VCC pin on the board.) Not connecting the pull-up voltage may affect the control input pin left unconnected.

#### Remarks

The pull-up pins are PUP1 (pin 32 \*1) for the counter input signal and PUP2 (pin 66 \*1) for the control input signal.

PUP1 (pin 32): Pull-up for A, B, and Z phase input signal (A0, B0, Z0, A1, B1, Z1, A2, B2, Z2, A3, B3, Z3).

PUP2 (pin 66): Pull-up for the control input signals and for the sampling input signals

(DI0, DI1, DI2, DI3, CLKIN, STARTIN, STOPIN)

\*1: Connector pin number on the board.

#### Control input circuit and its sample connection

## Connection pulled up with external 5-V power

(Control input DI0, DI1, DI2, DI3, CLKIN, STARTIN, STOPIN)



\*1 : The pull-up pins are PUP1 for the counter input signal and PUP2 for the control input signal.

# Connection pulled up with internal 3.3-V output power (Control input DI0, DI1, DI2, DI3, CLKIN, STARTIN, STOPIN)



\*1 : The pull-up pins are PUP1 for the counter input signal and PUP2 for the control input signal.

## **A** CAUTION

- The connection cable length should be within 1.5 m.
- To prevent noise from causing a malfunction, arrange the connection cable as away from any other signal conductor or noise source as possible.

#### External sampling clock signal (EXTCLK)

Pin used to input the external pacer clock. The maximum frequency is 10MHz.

If the external clock input is selected as the sampling clock, sampling occurs on the falling edge of the signal.



 $t_{PWH}: \mbox{ High-level clock pulse width 50nsec (Min.)} \\ t_{PWL}: \mbox{ Low-level clock pulse width 50nsec (Min.)}$ 

#### Other control input signals (DI0 - DI3, EXTSTART, EXTSTOP)

These signals are TTL compatible and the trigger edge is software-programmable at either the rising or falling edge. High- and low-level hold times of at least 50 nsec are required to detect an edge of the signal.



 $t_{HIH}$ : High-level hold time 50nsec (Min.)  $t_{HIL}$ : Low-level hold time 50nsec (Min.)

#### Connection of the control outputs

This outputs a general-purpose output signal (level output) or a one-shot pulse output to indicate a hardware event such as a count match. The signal is an LVTTL level output and can be set to positive or negative logic by software.

#### Sample connection to control output circuit



## **Block Diagram**



\*Price, specification, color and design of the products may be changed without notice.